## Question Paper Code: 70514 B.E./B.Tech. DEGREE EXAMINATIONS, NOVEMBER/DECEMBER 2023. ## Fourth Semester Electronics and Communication Engineering ## EC 8453 — LINEAR INTEGRATED CIRCUITS (Common to: Biomedical Engineering / Medical Electronics / Robotics and Automation) (Regulations 2017) Time: Three hours Maximum: 100 marks Answer ALL questions. PART A — $(10 \times 2 = 20 \text{ marks})$ - 1. Define Slew rate. - 2. Draw the equivalent circuit of OPAMP. - 3. Write the significances of voltage follower. - 4. Draw the transfer characteristic of a comparator. - 5. List out the applications of Analog Multiplier - 6. Define 'lock in range in PLL. - 7. Write the merits and demerits of binary weighted resistor DAC. - 8. Define Duty Cycle. - 9. Mention the characteristics of IC voltage regulator. - 10. Why the 555 timer is called so? PART B - (5 × 13 = 65 marks) - 11. (a) (i) Explain BJT differential Amplifier with active load with neat circuit diagram. (10) - (ii) List out the Ideal Characteristics of OPAMP. (3) Or (b) Explain input bias currents in Inverting Amplifier and how it can be compensated. Derive the expression for the compensation resistance. (13) | 12. | (a) | (1) | and derive the expression for output voltage. | | | | | | | |---------|-----|----------------|--------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--| | | | (ii) | Construct V to I converter using OPAMP. | (3) | | | | | | | | | | $\mathbf{Or}$ | - | | | | | | | | (b) | (i) | With neat circuit diagram and Waveforms, explain Precision F<br>Wave Rectifier Circuit. | Full<br>(7) | | | | | | | | | (ii) | Design a first order Low pass active filter with the cut off frequent of 10 kHz. Assume the gain of the filter is unity. | ncy<br>(6) | | | | | | | 13. | (a) | | n help of block diagram explain PLL and explain any two ications. ( | its<br>13) | | | | | | | | | | Or Or | | | | | | | | | (b) | (i) | With neat diagram explain Analog Multiplier using emitter coup transistor pair. | led<br>10) | | | | | | | | | (ii) | Discuss the function of VCO in PLL. | (3) | | | | | | | 14. (a) | | (i) | With Circuit diagram explain 4–bit R-2R Ladder type DAC. | | | | | | | | | | (ii) | Define the following specifications of DAC: Resolution, Speed, Linearity, Settling Time. | (6) | | | | | | | | | | Or O | | | | | | | | | (b) | (i) | With block diagram explain Successive Approximation type ADC. | (6) | | | | | | | | | (ii) | With block diagram explain Dual Slope type ADC. | (7) | | | | | | | 15. | (a) | (i) | Explain the Triangular Wave generator using OPAMP. | (7) | | | | | | | | | (ii) | Explain Astable Multivibrator using IC 555 timer. | (6) | | | | | | | | | | $\mathbf{Or}$ | | | | | | | | | (b) | Expla<br>diagr | ain Audio Power Amplifier and Isolation amplifier with circ<br>ram. | uit<br>13) | | | | | | ## PART C $-(1 \times 15 = 15 \text{ marks})$ 16. (a) (i) In the Schmitt trigger circuit shown below, the Zener diodes have VZ (reverse saturation voltage) = 6 V and VD (forward voltage drop) = 0.7 V. - (1) Find threshold voltages $V_{UT}$ , $V_{LT}$ and hysteresis width $V_H$ . - (2) If $V_{UT} = 0$ , find $R_1/R_2$ . (10) - (ii) Design safety locker system using 555 Timer, The locker door should be in OPEN condition for 20 Secs when push button is pressed. (5) Or (b) (i) Assuming that the Op-amp in the circuit shown is ideal, Find Vo. (10) (ii) For given circuit the operational amplifiers are ideal find out the output voltage Vo. (5)